Nano-laminate vs. Direct Deposition of High

**Permittivity Gadolinium Scandate on Silicon by** 

**High Pressure Sputtering** 

P. C. Feijoo<sup>a,1</sup>, M. A. Pampillón<sup>a</sup>, E. San Andrés<sup>a</sup> and J. L. G. Fierro<sup>b</sup>

<sup>1</sup> Dpto. Física Aplicada III (Electricidad y Electrónica). Universidad Complutense de Madrid.

Fac. de CC. Físicas. Av/Complutense S/N, E-28040, Madrid, Spain

<sup>2</sup> Instituto de Catálisis y Petroleoquímica, Consejo Superior de Investigaciones Científicas,

C/Marie Curie 2, E-28049, Cantoblanco, Spain

In this work we use the high pressure sputtering technique to deposit the high

permittivity dielectric gadolinium scandate on silicon substrates. This nonconventional

deposition technique prevents substrate damage and allows for growth of ternary

compounds with controlled composition. Two different approaches were assessed: the

first one consists in depositing the material directly from a stoichiometric GdScO<sub>3</sub> target;

in the second one, we anneal a nano-laminate of <0.5 nm thick  $Gd_2O_3$  and  $Sc_2O_3$  films in

order to control the composition of the scandate. Metal-insulator-semiconductor

capacitors were fabricated with platinum gates for electrical characterization.

Accordingly, we grow a Gd-rich Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub> film that, in spite of higher leakage currents,

presents a better effective relative permittivity of 21 and lower density of defects.

<sup>1</sup> Corresponding author

Tel.: 0034 91 394 45 33. Fax: 0034 91 394 5196

e-mail address: pedronska@fis.ucm.es

(Pedro C. Feijoo Guerro)

1

# I. INTRODUCTION

Gadolinium scandate competes with other oxides for replacing Hf-based high permittivity dielectrics in metal-insulator-semiconductor field effect transistors (MISFETs) [1,2,3,4,5]. This material could also be applied on high mobility substrates for high frequency applications [6]. Its main advantages over HfO<sub>2</sub> are that GdScO<sub>3</sub> remains amorphous and stable up to 1000 °C in contact with Si [7], showing a relative permittivity of 20-30 [8]. HfO<sub>2</sub> presents a low crystallization temperature (around 500 °C) [9], so a mixture of this oxide with SiON is used to keep the dielectric amorphous. However, this comes at the expense of lower relative dielectric constants (for example, 11 for HfSiO<sub>4</sub> [10]).

In the microelectronic industry, atomic layer deposition (ALD) predominates over other deposition techniques for high permittivity materials because of many reasons: thickness control, conformal growth, uniformity, reproducibility, interface control, scalability, etc [11,12]. Its main disadvantage is the moderately high deposition temperatures (300-500 °C), used in order to avoid chlorine or carbon contamination from precursors. These temperatures tend to oxidize Si surface. On the other hand, physical vapor deposition based techniques provide simpler processes with low-cost of ownership. Particularly, high pressure sputtering (HPS) uses high purity targets with inert sputtering gases, so film contamination is expected to be low. Depositions are performed at low temperatures and pressures in the 100 Pa range, three orders of magnitude over conventional sputtering systems [13,14]. The sputtered atoms emitted from the target collide with the gas medium, lose their energy and thermalize within a short distance

(0.1–0.3 cm) [15,16]. This thermalization length is significantly shorter than the target-substrate distance (in our system 2.5 cm), so the particles reach the substrate by a pure diffusion process, preventing substrate damage. These lower deposition temperatures also minimize the undesirable SiO<sub>x</sub> regrowth between the high permittivity material and the Si substrate, reducing the minimum equivalent oxide thickness (EOT) achievable. Conformability is also expected to improve with respect to conventional sputtering due to the short thermalization lengths.

This work compares gadolinium scandate deposited by HPS from a  $GdScO_3$  target and the one obtained from a nano-laminate of <0.5 nm  $Sc_2O_3$  and  $Gd_2O_3$  layers, using in all cases high purity targets. The use of two different targets to deposit the nano-laminate allowed us to control the composition of the ternary  $Gd_{2-x}Sc_xO_3$  through the thicknesses of the layers of the binary oxides. In fact, our purpose was to obtain Gd-rich  $Gd_{2-x}Sc_xO_3$  because of two reasons: it presents higher relative permittivity than other compositions [17] and  $Gd_2O_3$  presents better stability with Si than  $Sc_2O_3$  [18]. For the electrical characterization, metal-insulator-semiconductor (MIS) capacitors were fabricated. With both kinds of dielectrics, we used Pt as the gate metal to avoid any reaction with the insulator layer and thus to measure the gadolinium scandate bare properties.

# II. EXPERIMENTAL DETAILS

Dielectric deposition was performed on n-Si (100) wafers with a resistivity of 200-1000  $\Omega$  cm to measure the infrared absorption spectra of scandate films through the Fourier transform infrared spectroscopy (FTIR) technique. A *Nicolet Magna-IR* 750 series II was used to get the infrared spectra in the 400-4000 cm<sup>-1</sup> range. Reference Si spectrum was recorded after the immersion of the wafer in a diluted HF solution for 30 s to remove native SiO<sub>2</sub>. X-ray photoemission spectroscopy (XPS) was measured in these samples by a *VG Escalab 200R* spectrometer equipped with a Mg  $K_{\alpha}$  X-ray source (hv = 1253.6 eV), powered at 120 W.

For MIS fabrication, n-Si (100) wafers with a resistivity of 1.5-5.0  $\Omega$  cm were used. Before dielectric deposition, a 200 µm SiO<sub>x</sub> film was grown by e-beam evaporation and then, square windows were opened with sizes from 30×30 to 700×700 µm<sup>2</sup>. This field oxide works as the electrical isolation between devices. Si surface was then prepared using a standard RCA (Radio Corporation of America) clean [19]. The sample was dipped in a 1:50 solution of HF for 30 s to remove native SiO<sub>2</sub>, just before its introduction into the HPS system. After that, gadolinium scandate was deposited in a pure Ar atmosphere, at 100 Pa and 40 W of radiofrequency power. As stated in the introduction, gadolinium scandate deposition was carried out by two different methods. In the first one, ~7 nm thick GdScO<sub>3</sub> was grown from a stoichiometric and high purity target of this material. In the second method, <0.5 nm thick  $Sc_2O_3$  and  $Gd_2O_3$  layers were alternated up to a thickness of ~7 nm. For MIS fabrication, 50 nm of Pt were e-beam evaporated on the gadolinium scandate and lifted off by standard lithography. A 100 nm Ti/300 nm Al stack was evaporated on the backside of the wafer as the substrate contact. Finally, the devices were annealed in forming gas (FGA process) for 20 min at 300 and 450 °C. These low temperature annealings in forming gas are commonly used as one of the final steps of microchip fabrication to achieve interface trap passivation [20].

Moreover, back end of line limits annealing temperatures to 450 – 500 °C [21]. Admittance at 100 kHz and leakage current were measured with an *Agilent 4294A* impedance analyzer and a *Keithley 2636A* system respectively. EOTs were extracted by analyzing capacitance vs. voltage curves by means of the Hauser algorithm [22], which takes into account quantum-mechanical effects.

After electrical characterization the devices were studied through transmission electron microscopy (TEM). Samples were milled by a focused ion beam by means of the *ex-situ* lift out technique and were observed at 200 keV in a *Tecnai T20* microscope from *FEI*.

#### III. RESULTS AND DISCUSSION

We start with the analysis of the insulator/Si interface through the FTIR spectra of the samples. FTIR spectra are represented in Fig. 1 after subtraction of the Si wafer signal and they are shifted in the absorbance axis for the sake of clarity. Silicon oxide presents a Si-O transverse optical (TO) stretching vibration band centered at around 1077 cm<sup>-1</sup> [23,24]. Fig. 1(a) shows this Si-O bands for the different ~7 nm dielectric films deposited on silicon, including the binary oxides Sc<sub>2</sub>O<sub>3</sub> and Gd<sub>2</sub>O<sub>3</sub>, and the ternary Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub> deposited by the two different methods. Miyasaki et al. showed that the area of this band is proportional to the SiO<sub>2</sub> thickness [25], so the area of this peak between ~950 cm<sup>-1</sup> and ~1020 cm<sup>-1</sup> can be used as a qualitative estimation of the SiO<sub>x</sub> interface layer thickness [26]. The shift towards lower wavenumber with respect to the ideal SiO<sub>2</sub> band is related

to the fact that the interface consists of Si suboxide and/or a stressed interfacial layer [23]. The bands that appear at ~820 and ~910 cm<sup>-1</sup> are attributed to the correction of spectra with Si substrate and have been observed in previous works [18,27,28].

In Fig. 1(a), it can be seen that gadolinium scandate deposited from the stoichiometric target (GdScO<sub>3</sub>) presents a SiO<sub>x</sub> interface thicker than the nano-laminate (Gd<sub>2</sub>O<sub>3</sub> + Sc<sub>2</sub>O<sub>3</sub>) and comparable with that of the Sc<sub>2</sub>O<sub>3</sub>. However, both Gd<sub>2</sub>O<sub>3</sub> and the nano-laminate show a very thin, if any, SiO<sub>x</sub> interface. FTIR thus indicate that Gd<sub>2</sub>O<sub>3</sub> and the nano-laminated ternary system are more stable in contact with Si and that their interface oxide is thinner. As we will see, this is one of the reasons why the EOT obtained with this method is lower than using the stoichiometric target. On the other hand, Fig. 1(b) shows that, in the case of the GdScO<sub>3</sub>, the FGA does not affect the amount of Si-O bonds, since their absorption does not change after the annealings at 300 and 450 °C. Thus, it can be concluded that no SiO<sub>x</sub> growths during the annealings.

In order to analyze the composition of the grown films, XPS survey spectra were acquired and are shown in Fig. 2(a). The C 1s peak at a binding energy (BE) of 284.8 eV can be clearly seen in the survey scans. This adventitious carbon was the only contamination observed. Nevertheless, this kind of contamination could be due to the transport of the sample from the laboratory to the XPS system. For the binary oxides, although both targets (Gd<sub>2</sub>O<sub>3</sub> and Sc<sub>2</sub>O<sub>3</sub>) were working during deposition, the Sc<sub>2</sub>O<sub>3</sub> only displays the Sc 2p doublet, while the Gd<sub>2</sub>O<sub>3</sub>, the Gd 4d and 3d doublets. This indicates that the growth of the binary oxides is not contaminated by the other target although both are being sputtered during deposition. This is due to the small thermalization length, the

main advantage of HPS over conventional sputtering. Sc 2p doublet and Gd 3d<sub>5/2</sub> peak can be observed in high resolution in Fig. 2(b). The areas of these curves provide the composition of the films. Quantitative XPS data indicate that both grown binaries are stoichiometric [18,29]. On the other hand, the composition calculated for the ternary oxide obtained from the nano-laminate is Gd<sub>1.8</sub>Sc<sub>0.2</sub>O<sub>3</sub> [28]. This way, the ternary oxide is Gd-rich, as we were aiming. Regarding the composition of the ternary grown from the stoichiometric target, the Sc/(Sc + Gd) atomic ratio obtained is around 0.5-0.6, which implies that the Sc content is slightly larger than that of Gd. This effect means that there is a preferential sputtering of Sc over Gd, a fact not surprising since its atomic mass is around 45 g mol<sup>-1</sup>, which contrast with that of Gd around 157 g mol<sup>-1</sup>. We will see later that the Gd-rich ternary compound shows better electric properties in terms of permittivity than the Sc-rich counterpart, as in ref. 17.

Fig. 3 depicts cross-sectional TEM images of the MIS devices after the annealings. From them, their thicknesses and structures can be approximately measured. Fig. 3(a) shows no appreciable  $SiO_x$  interface between the dielectric and the Si for the ternary system obtained from the two binary targets. Besides, no multi-layer structure can be observed inside this layer, implying that the FGA has achieved the intermixing of the films, as desired. A slight contrast within the layer may indicate that the interfacial  $SiO_x$  has diffused through the dielectric layer, forming a  $\sim$ 4 nm thick silicate in the proximity of the Si substrate. The two-layer structure was deduced according to images of the sample in back scattering electron mode (not shown) and the electron-dispersive X-ray (EDX), acquired during electron microscopy and shown in Fig. 4. Fig. 3(b) shows a 1.8 nm thick  $SiO_x$  for the ternary deposited from the stoichiometric  $GdScO_3$  target. For both

kinds of deposition, the Pt gates do not react with the underlying dielectric. Fig. 4(a) and (b) plot the EDX sweeps following the white lines drawn at the right hand sides of Fig. 3(a) and (b), respectively. EDX shows the presence of diffused Si clearly within the  $Gd_{1.8}Sc_{0.2}O_3$  film. However, we will see that, according to the electrical measurements, the formation of the silicate does not compromise effective permittivity.

On the other hand, Fig. 4(b) suggests that this silicon diffusion is smaller for the stoichiometric GdScO<sub>3</sub>. The resulting stack in this case is thus a Sc-Gd-doped SiO<sub>x</sub> with Sc-rich GdScO<sub>3</sub> on top. In the TEM image of Fig. 3(b), a slight contrast can be observed inside the GdScO<sub>3</sub> film. It could be caused by a change in the phase or in the composition. However, the TEM image does not show a pattern that could suggest a change in crystallinity EDX, while results in Fig. 4(b) do not suggest any change in composition. Although some Pt could be diffusing inside the dielectric, this does not affect strongly the electrical characteristics. The 1.8 nm thick SiO<sub>x</sub> interface also explains the larger area of the peak corresponding to the Si-O bond in FTIR measurements (Fig. 2).

The high frequency capacitance vs. gate voltage ( $C_{HF}$ - $V_G$ ) curves of the MIS devices are plotted in Fig. 5. For the dielectric deposited from the GdScO<sub>3</sub> target, Fig. 5(b), the annealings do not change significantly the capacitance, so the effective relative permittivity of the dielectric stack (including the interfacial SiO<sub>x</sub>) remains approximately at 10. In TEM and EDX discussions (Fig. 3 and 4), it was observed that a 1.8 nm thick SiO<sub>x</sub> interface layer was developed between the GdScO<sub>3</sub> and the Si. This SiO<sub>x</sub> interface must grow during ternary deposition. It remains with the same thickness after the FGAs,

so the ternary compound shows a good stability, at least up to 450 °C. Assuming a relative permittivity of 3.9 for this SiO<sub>x</sub> layer, then the relative permittivity obtained for the gadolinium scandate is around 24, which agrees with the permittivity of the bulk material [8]. On the other hand, the  $C_{\rm HF}$  in accumulation of the nano-laminate, shown in Fig. 5(a), follows a completely different trend: it increases slightly after FGA at 300°C and doubles after the annealing at 450 °C. This means a dramatic decrease of the EOT down to 1.3 nm, and an increase in the effective permittivity of the whole stack  $(Gd_{2-x}Sc_xO_3)$  and its silicate) up to 21. The trends of the EOT value in all studied materials are summarized in Fig. 6. The strong decrease in the EOT is only observed for the scandate obtained from the nano-laminate. The nano-laminate needs to be annealed in order to produce the Sc<sub>2</sub>O<sub>3</sub> and Gd<sub>2</sub>O<sub>3</sub> intermixing, and only then the GdScO<sub>3</sub> permittivity is achieved. The EOT of Sc<sub>2</sub>O<sub>3</sub> increases significantly when annealing at 300°C, probably due to the regrowth of SiO<sub>x</sub> interface. For Gd<sub>2</sub>O<sub>3</sub> and the GdScO<sub>3</sub> obtained from the stoichiometric target, the SiO<sub>x</sub> shows no regrowth after the annealings, implying that their stability is higher.

The increase in the permittivity of the Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub> obtained from the nanolaminate points to the actual formation of the ternary system after annealing at 450 °C. Ref. 17 reported that Gd-rich Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub> presents higher dielectric constant than the stoichiometric ternary oxide. The increase of the permittivity with the mixing of both oxides is related to the appearance of Gd-Sc bonds that change the molecular polarizability of the compound. The polarizability and the dielectric constant are related through the Clausius-Mossotti equation [30].

The leakage current was evaluated for both kinds of ternary dielectrics and the results are displayed in Fig. 7. The leakage current increases for the  $Gd_{2-x}Sc_xO_3$  up to 1 A cm<sup>-2</sup> (at 1.5 V) accompanying the decrease in the EOT. This is another indication of a Si-rich silicate formation at the interface (that would present a bandgap lower than the  $SiO_x$ ). For the dielectric deposited from the  $GdScO_3$  target, the leakage curves are similar for the three conditions studied, showing only a very slight increase with FGAs. This is probably due to the fact that this current is actually limited by the high bandgap 1.8 nm thick  $SiO_x$  that remains unaffected by the FGAs. In any case, for these films the leakage remains under  $10^{-4}$  A cm<sup>-2</sup> and 1 A cm<sup>-2</sup> at 1.5 V, which are good values for 2.5 nm and 1.3 nm EOT respectively [31].

In other to assess the quality of the scandate films,  $C_{HF}$ - $V_G$  hysteresis curves are shown in Fig. 8, measured starting from accumulation. The loop can be due to trapping centers in the oxide, which can trap or emit a carrier depending on gate voltage polarity. Another possibility is the presence of charges within the oxide that move with gate voltage until they become fixed within the oxide matrix. Directly deposited  $GdScO_3$  presents a high hysteresis loop of 0.49 V. In this case this value indicates a high density of trapped charge within the bulk dielectric. In contrast, the hysteresis of the ternary oxide obtained from the nano-laminate is around 55 mV. This means a low amount of bulk traps within the  $GdScSiO_3$  and this value is low enough for the next generation of gate insulators [31,32].

Finally, the density of interface defects  $D_{it}$  was estimated by the conductance method [20] at 100 kHz. The dielectric deposited directly from the stoichiometric target has a  $D_{it}$ 

slightly higher than the ternary system obtained from the nano-laminate  $(8\times10^{11} \text{ compared to } 6\times10^{11} \text{ eV}^{-1} \text{ cm}^{-2}$ , respectively). These values are obtained after the passivation of the dangling bonds by the FGAs. Thus, we find again that a defective  $\text{SiO}_x$  is present at the interface between the ternary oxide and the Si, which agrees with hysteresis results. The  $D_{it}$  in the case of the ternary system obtained from the nano-laminate does not differ too much from the value obtained from ALD [4]. This means that the FGAs passivate effectively the Gd and Sc silicate present between the Gd-rich  $\text{Gd}_{2\text{-x}}\text{Sc}_x\text{O}_3$  and the Si. The value of  $D_{it}$  and the hysteresis of the capacitance curves show that the 1.8 nm thick  $\text{SiO}_x$  between the Si and the ternary oxide obtained from the stoichiometric target is highly defective, even after the FGAs. However, the deposited nano-laminate, mixes after the FGA to give a Gd-rich scandate film over a Gd and Sc silicate with higher quality than the interface  $\text{SiO}_x$ .

### IV. SUMMARY AND CONCLUSIONS

Gadolinium scandate was deposited by HPS through two different processes: sputtering of a stoichiometric GdScO<sub>3</sub> target or deposition of a nano-laminate of Sc<sub>2</sub>O<sub>3</sub> and Gd<sub>2</sub>O<sub>3</sub> films. The deposition of the nano-laminate let us control the composition of the film. The GdScO<sub>3</sub> obtained from the stoichiometric target is slightly Sc-rich and presents a 1.8 nm Gd and Sc doped SiO<sub>x</sub> interface. This SiO<sub>x</sub> is highly defective and its low permittivity limits the lowest EOT achievable, although it maintains a low leakage current. However, the latter approach permits obtaining, after an FGA at 450 °C, Gd-rich Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub>. This Gd-rich ternary compound presents Si diffusion close to the dielectric-

Si interface with very low density of interface and slow defects. Besides, the dielectric stack presents an effective relative permittivity of 21 that would be adequate to substitute Hf-based dielectrics in next generations MISFETs.

# **ACKNOWLEDGMENTS**

The authors acknowledge "CAI de Técnicas Físicas" and "CAI de Espectroscopía" of the "Universidad Complutense de Madrid" for sample fabrication and FTIR measurements respectively. The microscopy works have been conducted in the "Laboratorio de Microscopias Avanzadas" at "Instituto de Nanociencia de Aragón" of the "Universidad de Zaragoza". Authors thank them their technical support and expertise. This work was funded by the project TEC2010-18051 from the Spanish "Ministerio de Economía y Competitividad", and the "Formación de Personal Investigador" program under grant BES-2011-043798.

#### **Figure Captions**

- Fig. 1. (a) FTIR spectra of ~7 nm thick Sc<sub>2</sub>O<sub>3</sub>, Gd<sub>2</sub>O<sub>3</sub>, GdScO<sub>3</sub> (from the high purity and stoichiometric target) and Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub> (from the nano-laminate) as deposited. (b) Spectra of the GdScO<sub>3</sub> as deposited and after the FGA at 300 and 450 °C.
- Fig. 2. (a) XPS survey spectra of the Sc<sub>2</sub>O<sub>3</sub>, Gd<sub>2</sub>O<sub>3</sub>, GdScO<sub>3</sub> and Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub> films. (b) Sc 2p doublet and Gd 3d<sub>5/2</sub> peak in high resolution.
- Fig. 3. (a) TEM image of the Pt gated MIS with the Gd<sub>2 x</sub>Sc<sub>x</sub>O<sub>3</sub> dielectric deposited from the Sc<sub>2</sub>O<sub>3</sub> and Gd<sub>2</sub>O<sub>3</sub> targets. (b) Pt gated MIS with the dielectric deposited from the GdScO<sub>3</sub> target. Both images were taken from samples that were annealed twice: first at 300 °C (then the electrical characterization was performed), followed by annealing at 450 °C (and then the final electrical measurement). The white lines at the right hand side of the images follow the path of the EDX analysis. On them, the tags correspond to points of the EDX sweep in Fig. 4.
- Fig. 4. Intensity of electron excited X-rays as a function of position in the MIS devices.

  In (a) the gadolinium scandate was obtained from the nano-laminate and in (b) the dielectric was deposited from a high purity target of GdScO<sub>3</sub>.
- Fig. 5.  $C_{HF}$ - $V_G$  characteristics of the the Pt/Gd<sub>2 x</sub>Sc<sub>x</sub>O<sub>3</sub>/Si device (a) and Pt/GdScO<sub>3</sub>/Si device (b).

- Fig. 6. Evolution of the EOT with the FGA for the Sc<sub>2</sub>O<sub>3</sub>, Gd<sub>2</sub>O<sub>3</sub>, GdScO<sub>3</sub> and Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub> films.
- Fig. 7. Leakage current density  $(J_{G}-V_{G})$  of the Pt/Gd<sub>2</sub>  $_{x}Sc_{x}O_{3}/Si$  MIS (a) and the Pt/GdScO<sub>3</sub>/Si (b).
- Fig. 8.  $C_{HF}$ - $V_G$  hysteresis curves for Pt/Gd<sub>2-x</sub>Sc<sub>x</sub>O<sub>3</sub>/Si (a) Pt/GdScO<sub>3</sub>/Si devices (b).

# **REFERENCES**

- [1] K. Huseková, M. Jurkovič, K. Cico, D. Machajdik, E. Dobročka, Roman Lupták, A. Mackova, K. Fröhlich, Preparation of High Permittivity GdScO3 Films by Liquid Injection MOCVD, ECS Meet. Abstr. 25 (2009) 1061.
- [2] C. Zhao, T. Witters, B. Brijs, H. Bender, O. Richard, M. Caymax, T. Heeg, J. Schubert, V.V. Afanas'ev, A. Stesmans, D.G. Schlom, Ternary rare-earth metal oxide high-k layers on silicon oxide, Appl. Phys. Lett. 86 (2005) 132903.
- [3] M. Wagner, T. Heeg, J. Schubert, S. Lenk, S. Mantl, C. Zhao, M. Caymax, S. De Gendt, Gadolinium scandate thin films as an alternative gate dielectric prepared by electron beam evaporation, Appl. Phys. Lett. 88 (2006) 172901.
- [4] K.H. Kim, D.B. Farmer, J.-S.M. Lehn, P.V. Rao, R.G. Gordon, Atomic layer deposition of gadolinium scandate films with high dielectric constant and low leakage current, Appl. Phys. Lett. 89 (2006) 133512.
- [5] J.M.J. Lopes, E. Durgun Özben, M. Roeckerath, U. Littmark, R. Lupták, S. Lenk, M. Luysberg, A. Besmehn, U. Breuer, J. Schubert, S. Mantl, Amorphous ternary rare-earth gate oxides for future integration in MOSFETs, Microelectron. Eng. 86 (2009) 1646.

- [6] K. Čičo, L. Hušeková, M. Ťapajna, D. Gregušová, R. Stoklas, J. Kuzmík, J. Carlin, N. Grandjean, D. Pogany, K. Fröhlich, Electrical properties of InAlN/GaN high electron mobility transistor with Al<sub>2</sub>O<sub>3</sub>, ZrO<sub>2</sub>, and GdScO<sub>3</sub> gate dielectrics, J. Vac. Sci Technol. B 29 (2011) 01A808.
- [7] A. Vincze, R. Lupták, K. Hušeková, E. Dobročka, K. Fröhlich, Thermal stability of GdScO<sub>3</sub> and LaLuO<sub>3</sub> films prepared by liquid injection MOCVD, Vacuum 84 (2009) 170.
- [8] M. Roeckerath, J.M.J. Lopes, E. Durgun Özben, C. Sandow, S. Lenk, T. Heeg, J. Schubert, S. Mantl, Gadolinium scandate as an alternative gate dielectric in field effect transistors on conventional and strained silicon, Appl. Phys. A 94 (2009) 521.
- [9] V. Capodieci, F. Wiest, T. Sulima, J. Schulze, I. Eisele, Examination and evaluation of La<sub>2</sub>O<sub>3</sub> as gate dielectric for sub-100 nm CMOS and DRAM technology, Microelectron. Rel. 45 (2005) 937.
- [10] J. Robertson, High dielectric constant gate oxides for metal oxide Si transistors, Rep. Prog. Phys. 69 (2006) 327.
- [11] M. Houssa, L. Pantisano, L.-Å. Ragnarsson, R. Degraeve, T. Schram, G. Pourtois, S. De Gendt, G. Groeseneken, M.M. Heyns, Electrical properties of high-k gate dielectrics: Challenges, current issues, and possible solutions, Mater. Sci. and Eng. R 51 (2006) 37.
- [12] G. He, L. Zu, Z. Sun, Q. Wan, L. Zhan, Integrations and challenges of novel high-k gate stacks in advanced CMOS technology, Prog. in Mater. Sci. 56 (2011) 475.

- [13] M. Toledano-Luque, M. L. Lucía, A. del Prado, E. San Andrés, I. Mártil, G. Gonzalez-Díaz, Optical spectroscopic study of the SiN/HfO2 interfacial formation during rf sputtering of HfO2, Appl. Phys. Lett. 91 (2007) 191502.
- [14] E. San Andrés, P.C. Feijoo, M.A. Pampillón, M.L. Lucía, A. del Prado, High Pressure Sputtering for High-K Dielectric Deposition. Is It Worth Trying?, ECS Trans. 61 (2014) 27.
- [15] J.A. Valles-Abarca, A. Gras-Martí, Evolutions towards thermalization and diffusion of sputtered particle fluxes: spatial profile, J. Appl. Phys. 55 (1984) 1370.
- [16] A. Gras-Martí, J.A. Valles-Abarca, Slowing down and thermalization of sputtered particle fluxes: energy distributions, J. Appl. Phys. 54 (1983) 1071.
- [17] J.A. Kitt, K. Opsomer, M. Popovici, N.Menou, B. Kaczer, X.P. Wang, C. Adelmann, M.A. Pawlak, K. Tomida, A. Rothschild, B. Govoreanu, R. Degraeve, M. Schaekers, M. Zahid, A. Delabie, J. Meersschaut, W. Polspoel, S. Clima, G. Pourtois, W. Knaepen, C. Detavernier, V.V. Afanas'ev, T. Blomberg, D. Pierreux, J. Swerts, P. Fischer, J.W. Maes, D. Manger, W. Vandervorst, T. Conard, A. Franquet, P. Favia, H. Bender, B. Brijs, S. Van Elshocht, M. Jurczak, J. Van Houdt, D.J. Wouters, High-k dielectrics for future generation memory devices Microelectron. Eng. 86 (2009) 1789.
- [18] P.C. Feijoo, M.A. Pampillón, E. San Andrés, Optimization of gadolinium oxide growth deposited on Si by high pressure sputtering, J. Vac. Sci. Technol. B 31 (2013) 01A103.
- [19] W. Kern, D. Puotinen, Cleaning solution based on hydrogen peroxide for use in silicon semiconductor technology, RCA Review 31 (1970) 187.

- [20] D.K. Schroder, Semiconductor material and device characterization, third ed., John Wiley & Sons, Hoboken, New Jersey, 2006.
- [21] S. Wolf, R. N. Tauber, Silicon Processing for the VLSI era, vol. 1: Process Technology, Lattice Press, Sunset Beach, California, 1986.
- [22] J. R. Hauser, CVC Version 5.0, © 2000 NCSU Software, Department of Electrical and Computer Engineering, North Carolina State University, Raleigh, NC.
- [23] D.V. Tsu, Infrared optical constants of silicon dioxide thin films by measurements of R and T, J. Vac. Sci. Technol. B 18 (2000) 1796
- [24] P.G. Pai, S.S. Chao, Y. Takagi, G. Lucovski, Infrared spectroscopic study of SiOx films produced by plasma enhanced chemical vapor-deposition, J. Vac. Sci. Technol. A, 4 (1986) 689
- [25] S. Miyasaki, H. Nishimura, M. Fukuda, L. Ley, J. Ristein, Structure and electronic states of ultrathin SiO<sub>2</sub> thermally grown on Si(100) and Si(111) surfaces, Appl. Phys. Surf. 113 (1997) 585
- [26] A. Hardy, C. Adelmann, S. Van Elshocht, H. Van den Rul, M.K. Van Bael, S. De Gendt, M. D'Olieslaeger, M. Heyns, J. A. Kittl, J. Mullens, Study of interfacial reactions and phase stabilization of mixed Sc, Dy, Hf high-k oxides by attenuated total reflectance infrared spectroscopy, Appl. Surf. Sci. 255 (2009) 7812.
- [27] P.C. Feijoo, a. del Prado, M. Toledano-Luque, E. San Andrés, M.L. Lucía, Nitridation of Si by N<sub>2</sub> Electron Cyclotron Resonance Plasma and Integration with ScO<sub>x</sub> Deposition, J. Electrochem. Soc. 157 (2010) H430

- [28] P.C. Feijoo, M.A. Pampillón, E. San Andrés, J.L.G. Fierro, Gadolinium scandate by high pressure sputtering for future generations of high k dielectrics, Semicond. Sci. Technol. 28 (2013) 085004.
- [29] P.C. Feijoo, M.A. Pampillón, E. San Andrés, M.L. Lucía, Optimization of scandium oxide growth by high pressure sputtering, Thin Solid Films 526 (2012) 81.
- [30] C. Kittel, Introduction to solid state physics, eighth ed., John Wiley & Sons, New York, 2005.
- [31] International Technology Roadmap for Semiconductors (ITRS), www.itrs.net
- [32] S. Zafar, A. Kumar, E. Gusev, E. Cartier, Threshold voltage instabilities in High-k Gate dielectric stacks, Trans. on Dev. and Mat. 5 (2005) 45.

Figure 1





Figure 2





Figure 3





Figure 4



Figure 5



Figure 6



Figure 7



Figure 8

