Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

Main memory organization trade-offs with DRAM and STT-MRAM options based on gem5-NVMain simulation frameworks

dc.conference.date19-23 March 2018
dc.conference.placeDresden, Germany
dc.conference.titleDesign, Automation & Test in Europe Conference & Exhibition (DATE 2018)
dc.contributor.authorKomalan, Manu
dc.contributor.authorRock, Oh Hyung
dc.contributor.authorHartmann, Matthias
dc.contributor.authorSakhare, Sushi
dc.contributor.authorTenllado Van Der Reijden, Christian Tomás
dc.contributor.authorGómez, José Ignacion
dc.contributor.authorKar, Gouri
dc.contributor.authorFurnemont, Arnaud
dc.contributor.authorCatthoor, Francky
dc.contributor.authorSenni, Sophiane
dc.contributor.authorNovo, David
dc.contributor.authorGamatie, Abdoulaye
dc.contributor.authorTorres, Lionel
dc.date.accessioned2024-02-01T15:07:25Z
dc.date.available2024-02-01T15:07:25Z
dc.date.issued2018
dc.description.abstractCurrent main memory organizations in embedded and mobile application systems are DRAM dominated. The ever-increasing gap between today's processor and memory speeds makes the DRAM subsystem design a major aspect of computer system design. However, the limitations to DRAM scaling and other challenges like refresh provide undesired trade-offs between performance, energy and area to be made by architecture designers. Several emerging NVM options are being explored to at least partly remedy this but today it is very hard to assess the viability of these proposals because the simulations are not fully based on realistic assumptions on the NVM memory technologies and on the system architecture level. In this paper, we propose to use realistic, calibrated STT-MRAM models and a well calibrated cross-layer simulation and exploration framework, named SEAT, to better consider technologies aspects and architecture constraints. We will focus on general purpose/mobile SoC multi-core architectures. We will highlight results for a number of relevant benchmarks, representatives of numerous applications based on actual system architecture. The most energy efficient STT-MRAM based main memory proposal provides an average energy consumption reduction of 27% at the cost of 2x the area and the least energy efficient STT-MRAM based main memory proposal provides an average energy consumption reduction of 8% at the around the same area or lesser when compared to DRAM.
dc.description.departmentDepto. de Arquitectura de Computadores y Automática
dc.description.facultyFac. de Informática
dc.description.refereedTRUE
dc.description.sponsorshipMinisterio de Ciencia e Innovación (España)
dc.description.statuspub
dc.identifier.citationM. Komalan et al., "Main memory organization trade-offs with DRAM and STT-MRAM options based on gem5-NVMain simulation frameworks," 2018 Design, Automation & Test in Europe Conference & Exhibition (DATE), Dresden, Germany, 2018, pp. 103-108.
dc.identifier.doi10.23919/DATE.2018.8341987
dc.identifier.issn1558-1101
dc.identifier.officialurlhttps://doi.org/10.23919/DATE.2018.8341987
dc.identifier.relatedurlhttps://past.date-conference.com/proceedings-archive/2018/pdf/1020.pdf
dc.identifier.relatedurlhttps://www.researchgate.net/publication/324712089_Main_memory_organization_trade-offs_with_DRAM_and_STT-MRAM_options_based_on_gem5-NVMain_simulation_frameworks
dc.identifier.urihttps://hdl.handle.net/20.500.14352/97828
dc.language.isoeng
dc.page.final108
dc.page.initial103
dc.relation.projectIDTIN 2012-32180
dc.rights.accessRightsrestricted access
dc.subject.cdu004.3
dc.subject.keywordRandom access memory
dc.subject.keywordNonvolatile memory
dc.subject.keywordProposals
dc.subject.keywordMemory management
dc.subject.keywordEnergy consumption
dc.subject.keywordElectric breakdown
dc.subject.keywordNVM
dc.subject.keywordMain Memory
dc.subject.keywordSelector
dc.subject.keywordBit cell
dc.subject.keywordNVMain
dc.subject.ucmHardware
dc.subject.ucmCircuitos integrados
dc.subject.unesco3304.06 Arquitectura de Ordenadores
dc.titleMain memory organization trade-offs with DRAM and STT-MRAM options based on gem5-NVMain simulation frameworks
dc.typeconference paper
dc.type.hasVersionVoR
dspace.entity.typePublication
relation.isAuthorOfPublicationd47f11bf-2134-459b-bcf7-6e1efa4aa8b6
relation.isAuthorOfPublication.latestForDiscoveryd47f11bf-2134-459b-bcf7-6e1efa4aa8b6

Download

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Main_memory_organization_trade-offs.pdf
Size:
1.11 MB
Format:
Adobe Portable Document Format

Collections