Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

A Methodology to Emulate Single Event Upsets in Flip-Flops using FPGAs through Partial Reconfiguration and Instrumentation

dc.contributor.authorSerrano, Felipe
dc.contributor.authorClemente Barreira, Juan Antonio
dc.contributor.authorMecha López, Hortensia
dc.date.accessioned2023-06-18T06:55:37Z
dc.date.available2023-06-18T06:55:37Z
dc.date.issued2015-08
dc.description“© © 2015 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.”
dc.description.abstractThis paper presents a methodology to emulate Single Event Upsets (SEUs) in FPGA flip-flops (FFs). Since the content of a FF is not modifiable through the FPGA configuration memory bits, a dedicated design is required for fault injection in the FFs. The method proposed in this paper is a hybrid approach that combines FPGA partial reconfiguration and extra logic added to the circuit under test, without modifying its operation. This approach has been integrated into a fault-injection platform, named NESSY (Non intrusive ErrorS injection SYstem), developed by our research group. Finally, this paper includes results on a Virtex-5 FPGA demonstrating the validity of the method on the ITC’99 benchmark set and a Feed-Forward Equalization (FFE) filter. In comparison with other approaches in the literature, this methodology reduces the resource consumption introduced to carry out the fault injection in FFs, at the cost of adding very little time overhead (1.6 �μs per fault).
dc.description.departmentDepto. de Arquitectura de Computadores y Automática
dc.description.facultyFac. de Informática
dc.description.refereedTRUE
dc.description.sponsorshipSpanish MCINN
dc.description.sponsorshipJosé Castillejo grant
dc.description.statuspub
dc.eprint.idhttps://eprints.ucm.es/id/eprint/39054
dc.identifier.doi10.1109/TNS.2015.2447391
dc.identifier.issn0018-9499
dc.identifier.officialurlhttp://ieeexplore.ieee.org/document/7181741/
dc.identifier.urihttps://hdl.handle.net/20.500.14352/24600
dc.issue.number4
dc.journal.titleIEEE Transactions on Nuclear Science
dc.language.isoeng
dc.page.final1624
dc.page.initial1617
dc.publisherIEEE
dc.relation.projectIDTIN2013-40968-P
dc.rights.accessRightsopen access
dc.subject.cdu004.312
dc.subject.cdu62-192
dc.subject.keywordSingle event upset (SEU)
dc.subject.keywordFault injection
dc.subject.keywordFlip-flops
dc.subject.keywordFPGA
dc.subject.keywordReliability
dc.subject.ucmHardware
dc.titleA Methodology to Emulate Single Event Upsets in Flip-Flops using FPGAs through Partial Reconfiguration and Instrumentation
dc.typejournal article
dc.volume.number62
dspace.entity.typePublication
relation.isAuthorOfPublication919b239d-a500-4adb-aacf-00206a2c1512
relation.isAuthorOfPublication2363ed06-f92b-4c10-bd9a-87ac2fcce006
relation.isAuthorOfPublication.latestForDiscovery919b239d-a500-4adb-aacf-00206a2c1512

Download

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
A methodology to emulate.pdf
Size:
555.4 KB
Format:
Adobe Portable Document Format

Collections