Reconfigurable implementation of GF(2^m) bit-parallel multipliers
dc.book.title | Proceedings of the 2018 Design, Automation and Test In Europe Conference and Exhibition (DATE) | |
dc.contributor.author | Imaña Pascual, José Luis | |
dc.date.accessioned | 2023-06-17T14:17:31Z | |
dc.date.available | 2023-06-17T14:17:31Z | |
dc.date.issued | 2018-04-23 | |
dc.description | © 2018 IEEE ISSN 1558-1101 Design, Automation and Test in Europe Conference and Exhibition (DATE) (2018. Dresde, Alemania) Issn: 1530-1591 This work has been supported by the EU (FEDER) and the Spanish MINECO, under grants TIN 2015-65277-R and TIN2012-32180. | |
dc.description.abstract | Hardware implementations of arithmetic operations over binary finite fields GF(2^m) are widely used in several important applications, such as cryptography, digital signal processing and error-control codes. In this paper, efficient. reconfigurable implementations of bit-parallel canonical basis multipliers over binary fields generated by type II irreducible pentanomials f_(y) = y^m + y^(n+2) + y^(n+1) + y^n + 1 are presented. These pentanomials are important because all five binary fields recommended by NIST for ECDSA can be constructed using such polynomials. In this work, a new approach for CF(2^m) multiplication based on type II pentanomials is given and several post-place and route implementation results in Xilinx Artix-7 FPGA are reported. Experimental results show that the proposed multiplier implementations improve the area x time parameter when compared with similar multipliers found in the literature. | |
dc.description.department | Sección Deptal. de Arquitectura de Computadores y Automática (Físicas) | |
dc.description.faculty | Fac. de Ciencias Físicas | |
dc.description.refereed | TRUE | |
dc.description.sponsorship | Ministerio de Economía y Competitividad (MINECO)/FEDER | |
dc.description.status | pub | |
dc.eprint.id | https://eprints.ucm.es/id/eprint/55397 | |
dc.identifier.doi | 10.23919/DATE.2018.8342134 | |
dc.identifier.isbn | 978-3-9819-2630-9 | |
dc.identifier.officialurl | http://dx.doi.org/10.23919/DATE.2018.8342134 | |
dc.identifier.relatedurl | https://ieeexplore.ieee.org | |
dc.identifier.uri | https://hdl.handle.net/20.500.14352/13994 | |
dc.language.iso | eng | |
dc.page.final | 896 | |
dc.page.initial | 893 | |
dc.page.total | 4 | |
dc.publication.place | Dresde | |
dc.publisher | IEEE | |
dc.relation.ispartofseries | Design Automation and Test in Europe Conference and Exhibition | |
dc.relation.projectID | (TIN 2015-65277-R; TIN2012-32180) | |
dc.rights.accessRights | open access | |
dc.subject.cdu | 004.8 | |
dc.subject.keyword | Pentanomials | |
dc.subject.ucm | Inteligencia artificial (Informática) | |
dc.subject.unesco | 1203.04 Inteligencia Artificial | |
dc.title | Reconfigurable implementation of GF(2^m) bit-parallel multipliers | |
dc.type | book part | |
dspace.entity.type | Publication | |
relation.isAuthorOfPublication | 1c42e591-4b3d-4cb4-919d-01813fa4cd36 | |
relation.isAuthorOfPublication.latestForDiscovery | 1c42e591-4b3d-4cb4-919d-01813fa4cd36 |
Download
Original bundle
1 - 1 of 1