Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

Reconfigurable implementation of GF(2^m) bit-parallel multipliers

dc.book.titleProceedings of the 2018 Design, Automation and Test In Europe Conference and Exhibition (DATE)
dc.contributor.authorImaña Pascual, José Luis
dc.date.accessioned2023-06-17T14:17:31Z
dc.date.available2023-06-17T14:17:31Z
dc.date.issued2018-04-23
dc.description© 2018 IEEE ISSN 1558-1101 Design, Automation and Test in Europe Conference and Exhibition (DATE) (2018. Dresde, Alemania) Issn: 1530-1591 This work has been supported by the EU (FEDER) and the Spanish MINECO, under grants TIN 2015-65277-R and TIN2012-32180.
dc.description.abstractHardware implementations of arithmetic operations over binary finite fields GF(2^m) are widely used in several important applications, such as cryptography, digital signal processing and error-control codes. In this paper, efficient. reconfigurable implementations of bit-parallel canonical basis multipliers over binary fields generated by type II irreducible pentanomials f_(y) = y^m + y^(n+2) + y^(n+1) + y^n + 1 are presented. These pentanomials are important because all five binary fields recommended by NIST for ECDSA can be constructed using such polynomials. In this work, a new approach for CF(2^m) multiplication based on type II pentanomials is given and several post-place and route implementation results in Xilinx Artix-7 FPGA are reported. Experimental results show that the proposed multiplier implementations improve the area x time parameter when compared with similar multipliers found in the literature.
dc.description.departmentSección Deptal. de Arquitectura de Computadores y Automática (Físicas)
dc.description.facultyFac. de Ciencias Físicas
dc.description.refereedTRUE
dc.description.sponsorshipMinisterio de Economía y Competitividad (MINECO)/FEDER
dc.description.statuspub
dc.eprint.idhttps://eprints.ucm.es/id/eprint/55397
dc.identifier.doi10.23919/DATE.2018.8342134
dc.identifier.isbn978-3-9819-2630-9
dc.identifier.officialurlhttp://dx.doi.org/10.23919/DATE.2018.8342134
dc.identifier.relatedurlhttps://ieeexplore.ieee.org
dc.identifier.urihttps://hdl.handle.net/20.500.14352/13994
dc.language.isoeng
dc.page.final896
dc.page.initial893
dc.page.total4
dc.publication.placeDresde
dc.publisherIEEE
dc.relation.ispartofseriesDesign Automation and Test in Europe Conference and Exhibition
dc.relation.projectID(TIN 2015-65277-R; TIN2012-32180)
dc.rights.accessRightsopen access
dc.subject.cdu004.8
dc.subject.keywordPentanomials
dc.subject.ucmInteligencia artificial (Informática)
dc.subject.unesco1203.04 Inteligencia Artificial
dc.titleReconfigurable implementation of GF(2^m) bit-parallel multipliers
dc.typebook part
dspace.entity.typePublication
relation.isAuthorOfPublication1c42e591-4b3d-4cb4-919d-01813fa4cd36
relation.isAuthorOfPublication.latestForDiscovery1c42e591-4b3d-4cb4-919d-01813fa4cd36

Download

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
imaña18postprint.pdf
Size:
257.66 KB
Format:
Adobe Portable Document Format