Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

Work-in-progress: High-performance systolic hardware accelerator for RBLWE-based post-quantum cryptography

dc.book.title2022 International Conference on Hardware/Software Codesign and System Synthesis (CODES+ISSS)
dc.contributor.authorBao, Tianyou
dc.contributor.authorImaña Pascual, José Luis
dc.contributor.authorHe, Pengzhou
dc.contributor.authorXie, Jiafeng
dc.date.accessioned2023-06-16T13:04:11Z
dc.date.available2023-06-16T13:04:11Z
dc.date.issued2022-11-14
dc.description©2022. International Conference On Hardware/Software Codesign And System Synthesis (CODES+ISSS) (2022. Shanghay) ISSN: 2832-6466; ISSN e-:2832-6474 J. Xie was supported by NSF SaTC-2020625 and in part by NIST-60NANB20D203. J.L. Imaña was supported by PID2021-123041OB-I00 funded by MCIN/AEI/10.13039/501100011033 and by “ERDF A way of making Europe”, and by the CM under grant S2018/TCS-4423.
dc.description.abstractRing-Binary-Learning-with-Errors (RBLWE)-based post-quantum cryptography (PQC) is a promising scheme suitable for lightweight applications. This paper presents an efficient hardware systolic accelerator for RBLWE-based PQC, targeting highperformance applications. We have briefly given the algorithmic background for the proposed design. Then, we have transferred the proposed algorithmic operation into a new systolic accelerator. Lastly, field-programmable gate array (FPGA) implementation results have confirmed the efficiency of the proposed accelerator.
dc.description.departmentSección Deptal. de Arquitectura de Computadores y Automática (Físicas)
dc.description.facultyFac. de Ciencias Físicas
dc.description.refereedTRUE
dc.description.sponsorshipMinisterio de Ciencia e Innovación (MICINN) / FEDER
dc.description.sponsorshipComunidad de Madrid
dc.description.statuspub
dc.eprint.idhttps://eprints.ucm.es/id/eprint/76308
dc.identifier.doi10.1109/CODES-ISSS55005.2022.00009
dc.identifier.isbn978-1-6654-7294-4
dc.identifier.officialurlhttp://dx.doi.org/10.1109/CODES-ISSS55005.2022.00009
dc.identifier.relatedurlhttps://ieeexplore.ieee.org/
dc.identifier.urihttps://hdl.handle.net/20.500.14352/2512
dc.language.isoeng
dc.page.final6
dc.page.initial5
dc.page.total2
dc.publication.placeNueva Jersey (EE.UU)
dc.publisherInstitute of Electrical and Electronics Engineers.
dc.relation.projectIDPID2021-123041OB-I00
dc.relation.projectIDCABAHLA-CM (S2018/TCS-4423)
dc.rights.accessRightsopen access
dc.subject.cdu004.8
dc.subject.keywordPolynomial multiplication
dc.subject.keywordPQC
dc.subject.keywordRBLWE
dc.subject.keywordSystolic hardware accelerator
dc.subject.ucmInteligencia artificial (Informática)
dc.subject.unesco1203.04 Inteligencia Artificial
dc.titleWork-in-progress: High-performance systolic hardware accelerator for RBLWE-based post-quantum cryptography
dc.typebook part
dspace.entity.typePublication
relation.isAuthorOfPublication1c42e591-4b3d-4cb4-919d-01813fa4cd36
relation.isAuthorOfPublication.latestForDiscovery1c42e591-4b3d-4cb4-919d-01813fa4cd36

Download

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Imaña27postprint.pdf
Size:
396.88 KB
Format:
Adobe Portable Document Format