Work-in-progress: High-performance systolic hardware accelerator for RBLWE-based post-quantum cryptography
dc.book.title | 2022 International Conference on Hardware/Software Codesign and System Synthesis (CODES+ISSS) | |
dc.contributor.author | Bao, Tianyou | |
dc.contributor.author | Imaña Pascual, José Luis | |
dc.contributor.author | He, Pengzhou | |
dc.contributor.author | Xie, Jiafeng | |
dc.date.accessioned | 2023-06-16T13:04:11Z | |
dc.date.available | 2023-06-16T13:04:11Z | |
dc.date.issued | 2022-11-14 | |
dc.description | ©2022. International Conference On Hardware/Software Codesign And System Synthesis (CODES+ISSS) (2022. Shanghay) ISSN: 2832-6466; ISSN e-:2832-6474 J. Xie was supported by NSF SaTC-2020625 and in part by NIST-60NANB20D203. J.L. Imaña was supported by PID2021-123041OB-I00 funded by MCIN/AEI/10.13039/501100011033 and by “ERDF A way of making Europe”, and by the CM under grant S2018/TCS-4423. | |
dc.description.abstract | Ring-Binary-Learning-with-Errors (RBLWE)-based post-quantum cryptography (PQC) is a promising scheme suitable for lightweight applications. This paper presents an efficient hardware systolic accelerator for RBLWE-based PQC, targeting highperformance applications. We have briefly given the algorithmic background for the proposed design. Then, we have transferred the proposed algorithmic operation into a new systolic accelerator. Lastly, field-programmable gate array (FPGA) implementation results have confirmed the efficiency of the proposed accelerator. | |
dc.description.department | Sección Deptal. de Arquitectura de Computadores y Automática (Físicas) | |
dc.description.faculty | Fac. de Ciencias Físicas | |
dc.description.refereed | TRUE | |
dc.description.sponsorship | Ministerio de Ciencia e Innovación (MICINN) / FEDER | |
dc.description.sponsorship | Comunidad de Madrid | |
dc.description.status | pub | |
dc.eprint.id | https://eprints.ucm.es/id/eprint/76308 | |
dc.identifier.doi | 10.1109/CODES-ISSS55005.2022.00009 | |
dc.identifier.isbn | 978-1-6654-7294-4 | |
dc.identifier.officialurl | http://dx.doi.org/10.1109/CODES-ISSS55005.2022.00009 | |
dc.identifier.relatedurl | https://ieeexplore.ieee.org/ | |
dc.identifier.uri | https://hdl.handle.net/20.500.14352/2512 | |
dc.language.iso | eng | |
dc.page.final | 6 | |
dc.page.initial | 5 | |
dc.page.total | 2 | |
dc.publication.place | Nueva Jersey (EE.UU) | |
dc.publisher | Institute of Electrical and Electronics Engineers. | |
dc.relation.projectID | PID2021-123041OB-I00 | |
dc.relation.projectID | CABAHLA-CM (S2018/TCS-4423) | |
dc.rights.accessRights | open access | |
dc.subject.cdu | 004.8 | |
dc.subject.keyword | Polynomial multiplication | |
dc.subject.keyword | PQC | |
dc.subject.keyword | RBLWE | |
dc.subject.keyword | Systolic hardware accelerator | |
dc.subject.ucm | Inteligencia artificial (Informática) | |
dc.subject.unesco | 1203.04 Inteligencia Artificial | |
dc.title | Work-in-progress: High-performance systolic hardware accelerator for RBLWE-based post-quantum cryptography | |
dc.type | book part | |
dspace.entity.type | Publication | |
relation.isAuthorOfPublication | 1c42e591-4b3d-4cb4-919d-01813fa4cd36 | |
relation.isAuthorOfPublication.latestForDiscovery | 1c42e591-4b3d-4cb4-919d-01813fa4cd36 |
Download
Original bundle
1 - 1 of 1