Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

Analytical Reliability Estimation of SRAM-based FPGA Designs against Single-bit and Multiple-cell Upsets

dc.contributor.authorRamezani, Reza
dc.contributor.authorClemente Barreira, Juan Antonio
dc.contributor.authorFranco Peláez, Francisco Javier
dc.date.accessioned2023-06-16T15:18:51Z
dc.date.available2023-06-16T15:18:51Z
dc.date.issued2020-05-20
dc.description.abstractThis paper addresses the problem of hardware tasks reliability estimation in harsh environments. A novel statistical model is presented to estimate the reliability, the mean time to failure, and the number of errors of hardware tasks running on SRAM-based partially run-time reconfigurable FPGAs in harsh environments by taking both single-bit upsets and multiple-cell upsets into account. The model requires some features of the hardware tasks, including their computation time, size, the percent of critical bits, and the soft error rates of k-bit events (k ≥ 1) of the environment for the reliability estimation. Such an early estimation helps the developers to assess the reliability of their designs at earlier stages and leads to reduce the development cost. The proposed model has been evaluated by conducting several experiments on actual hardware tasks over different environmental soft error rates. The obtained results, endorsed by the 95% confidence interval, reveal the high accuracy of the proposed model. When comparing this approach with a reliability model (developed by the authors in a previous work) that does not consider the occurrence of multiple-cell upsets, an overestimation of the mean time to failure of 2.88X is observable in the latter. This points to the importance of taking into account multiple events, especially in modern technologies where the miniaturization is high.
dc.description.departmentDepto. de Estructura de la Materia, Física Térmica y Electrónica
dc.description.departmentDepto. de Arquitectura de Computadores y Automática
dc.description.facultyFac. de Ciencias Físicas
dc.description.facultyFac. de Informática
dc.description.refereedTRUE
dc.description.sponsorshipMinisterio de Economía y Competitividad (MINECO)
dc.description.statusinpress
dc.eprint.idhttps://eprints.ucm.es/id/eprint/60831
dc.identifier.doi10.1016/j.ress.2020.107036
dc.identifier.issn0951-8320
dc.identifier.officialurlhttps://doi.org/10.1016/j.ress.2020.107036
dc.identifier.urihttps://hdl.handle.net/20.500.14352/6310
dc.journal.titleReliability Engineering and System Safety
dc.language.isoeng
dc.publisherElsevier
dc.relation.projectIDTIN2017-87237
dc.rights.accessRightsopen access
dc.subject.keywordReliability Model
dc.subject.keywordMultiple Cell Upsets
dc.subject.keywordSoft Errors
dc.subject.keywordHardware Tasks
dc.subject.keywordFPGA-based Designs
dc.subject.ucmFísica nuclear
dc.subject.ucmElectrónica (Informática)
dc.subject.unesco2207 Física Atómica y Nuclear
dc.subject.unesco2203 Electrónica
dc.titleAnalytical Reliability Estimation of SRAM-based FPGA Designs against Single-bit and Multiple-cell Upsets
dc.typejournal article
dspace.entity.typePublication
relation.isAuthorOfPublication919b239d-a500-4adb-aacf-00206a2c1512
relation.isAuthorOfPublication662ba05f-c2fc-4ad7-9203-36924c80791a
relation.isAuthorOfPublication.latestForDiscovery919b239d-a500-4adb-aacf-00206a2c1512

Download

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Paper 19.pdf
Size:
608 KB
Format:
Adobe Portable Document Format

Collections