Efficient Low-Latency Multiplication Architecture for NIST Trinomials With RISC-V Integration
| dc.contributor.author | Imaña Pascual, José Luis | |
| dc.contributor.author | Piñuel Moreno, Luis | |
| dc.contributor.author | Yao-Ming Kuo | |
| dc.contributor.author | Ruano Ramos, Óscar | |
| dc.contributor.author | García Herrero, Francisco Miguel | |
| dc.date.accessioned | 2024-11-06T16:27:06Z | |
| dc.date.available | 2024-11-06T16:27:06Z | |
| dc.date.issued | 2024 | |
| dc.description.abstract | Binary extension field arithmetic is widely used in several important applications such as error-correcting codes, cryptography and digital signal processing. Multiplication is usually considered the most important finite field arithmetic operation. Therefore efficient hardware architectures for multiplication are highly desired. In this brief, a new architecture for multiplication over finite fields generated by irreducible trinomials f(x)=xm+xt+1 is presented. The architecture here proposed is based on the use of a polynomial multiplier and a cyclic shift register that can perform the multiplication in t−1 clock cycles. The general architecture is applied to the trinomials recommended by NIST (National Institute of Standards and Technology). Furthermore, a RISC-V instruction set for the proposed multiplier is implemented and validated using VeeR-EL2 on a Nexys A7 FPGA. To the best knowledge of the authors, this is the first work that integrates the multiplication based on NIST trinomials into a RISC-V SoC. Results show an improvement of several orders of magnitude in terms of latency at a cost of less than 50% more of area. | |
| dc.description.department | Depto. de Arquitectura de Computadores y Automática | |
| dc.description.faculty | Fac. de Informática | |
| dc.description.refereed | TRUE | |
| dc.description.status | pub | |
| dc.identifier.doi | 10.1109/TCSII.2024.3369103 | |
| dc.identifier.uri | https://hdl.handle.net/20.500.14352/110136 | |
| dc.issue.number | 8 | |
| dc.journal.title | IEEE Transactions on Circuits and Systems II: Express Briefs | |
| dc.language.iso | eng | |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | |
| dc.relation.projectID | PID2021-123041OB-I00 | |
| dc.relation.projectID | MCIN/AEI/10.13039/501100011033 | |
| dc.rights | Attribution-NonCommercial-NoDerivatives 4.0 International | en |
| dc.rights.accessRights | open access | |
| dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/4.0/ | |
| dc.subject.ucm | Hardware | |
| dc.subject.unesco | 33 Ciencias Tecnológicas | |
| dc.title | Efficient Low-Latency Multiplication Architecture for NIST Trinomials With RISC-V Integration | |
| dc.type | journal article | |
| dc.type.hasVersion | VoR | |
| dc.volume.number | 71 | |
| dspace.entity.type | Publication | |
| relation.isAuthorOfPublication | 1c42e591-4b3d-4cb4-919d-01813fa4cd36 | |
| relation.isAuthorOfPublication | 2ce782af-0e05-45eb-b58a-d2efffec6785 | |
| relation.isAuthorOfPublication | 95187897-eab3-4024-bac1-7c08dba018b7 | |
| relation.isAuthorOfPublication | f11bed53-ce63-4e0f-886b-efa01ae10113 | |
| relation.isAuthorOfPublication.latestForDiscovery | 1c42e591-4b3d-4cb4-919d-01813fa4cd36 |
Download
Original bundle
1 - 1 of 1
Loading...
- Name:
- Efficient_Low-Latency_Multiplication_Architecture_for_NIST_Trinomials_With_RISC-V_Integration.pdf
- Size:
- 712.39 KB
- Format:
- Adobe Portable Document Format


