Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

A Mapping-Scheduling Algorithm for Hardware Acceleration on Reconfigurable Platforms

dc.contributor.authorClemente Barreira, Juan Antonio
dc.contributor.authorBeretta, Ivan
dc.contributor.authorRana, Vincenzo
dc.contributor.authorAtienza, David
dc.contributor.authorSciuto, Donatella
dc.date.accessioned2023-06-19T15:04:10Z
dc.date.available2023-06-19T15:04:10Z
dc.date.issued2014-06-01
dc.descriptionPermission to make digital or hard copies of part or all of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies show this notice on the first page or initial screen of a display along with the full citation. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, to republish, to post on servers, to redistribute to lists, or to use any component of this work in other works requires prior specific permission and/or a fee. Permissions may be requested from Publications Dept., ACM, Inc., 2 Penn Plaza, Suite 701, New York, NY 10121-0701 USA, fax +1 (212) 869-0481, or permissions@acm.org. "© ACM, 2014. This is the author's version of the work. It is posted here by permission of ACM for your personal use. Not for redistribution. The definitive version was published in ACM Transactions on Reconfigurable Technology and Systems (TRETS), {VOL 7, ISS 2, (June 2014)} http://doi.acm.org/10.1145/2611562"
dc.description.abstractReconfigurable platforms are a promising technology that offers an interesting trade-off between flexibility and performance, which many recent embedded system applications demand, especially in fields such as multimedia processing. These applications typically involve multiple ad-hoc tasks for hardware acceleration, which are usually represented using formalisms such as Data Flow Diagrams (DFDs), Data Flow Graphs (DFGs), Control and Data Flow Graphs (CDFGs) or Petri Nets. However, none of these models is able to capture at the same time the pipeline behavior between tasks (that therefore can coexist in order to minimize the application execution time), their communication patterns, and their data dependencies. This paper proves that the knowledge of all this information can be effectively exploited to reduce the resource requirements and the timing performance of modern reconfigurable systems, where a set of hardware accelerators is used to support the computation. For this purpose, this paper proposes a novel task representation model, named Temporal Constrained Data Flow Diagram (TCDFD), which includes all this information. This paper also presents a mapping-scheduling algorithm that is able to take advantage of the new TCDFD model. It aims at minimizing the dynamic reconfiguration overhead while meeting the communication requirements among the tasks. Experimental results show that the presented approach achieves up to 75% of resources saving and up to 89% of reconfiguration overhead reduction with respect to other state-of-the-art techniques for reconfigurable platforms.
dc.description.departmentDepto. de Arquitectura de Computadores y Automática
dc.description.facultyFac. de Informática
dc.description.refereedTRUE
dc.description.sponsorshipUnión Europea. FP7
dc.description.sponsorshipMinisterio de Economía y Competitividad (MINECO)
dc.description.sponsorshipNano-Tera.ch
dc.description.sponsorshipSwiss Confederation
dc.description.statuspub
dc.eprint.idhttps://eprints.ucm.es/id/eprint/39516
dc.identifier.doi10.1145/2611562
dc.identifier.issn1936-7406
dc.identifier.officialurlhttp://dx.doi.org/10.1145/2611562
dc.identifier.urihttps://hdl.handle.net/20.500.14352/35260
dc.issue.number2
dc.journal.titleACM Transactions on Reconfigurable Technology and Systems (TRETS)
dc.language.isospa
dc.publisherACM
dc.relation.projectIDSCoRPiO (318013) 323872
dc.relation.projectIDPHIDIAS (318013)
dc.relation.projectIDAYA2009-13300-C03-02
dc.relation.projectIDTIN2009- 09806
dc.relation.projectIDObeSense RTD project (no. 20NA21 143081)
dc.rights.accessRightsopen access
dc.subject.cdu004.312
dc.subject.keywordMapping
dc.subject.keywordTask scheduling
dc.subject.keywordReconfiguration overheads
dc.subject.keywordReconfigurable systems
dc.subject.keywordRun-time reconfiguration
dc.subject.ucmHardware
dc.titleA Mapping-Scheduling Algorithm for Hardware Acceleration on Reconfigurable Platforms
dc.typejournal article
dc.volume.number7
dspace.entity.typePublication
relation.isAuthorOfPublication919b239d-a500-4adb-aacf-00206a2c1512
relation.isAuthorOfPublication.latestForDiscovery919b239d-a500-4adb-aacf-00206a2c1512

Download

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
A Mapping-Scheduling Algorithm for Hardware Acceleration on Reconfigurable Platforms.pdf
Size:
1.28 MB
Format:
Adobe Portable Document Format

Collections