Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

Energy efficiency optimization of task-parallel codes on asymmetric architectures

dc.conference.titleThe 2017 International Conference on High Performance Computing & Simulation
dc.contributor.authorIgual, Francisco D.
dc.contributor.authorCostero Valero, Luis María
dc.contributor.authorIgual Peña, Francisco Daniel
dc.contributor.authorOlcoz Herrero, Katzalin
dc.contributor.authorTirado Fernández, José Francisco
dc.date.accessioned2024-02-09T16:42:23Z
dc.date.available2024-02-09T16:42:23Z
dc.date.issued2017
dc.description.abstractWe present a family of policies that, integrated within a runtime task scheduler (Nanox), pursue the goal of improving the energy efficiency of task-parallel executions with no intervention from the programmer. The proposed policies tackle the problem by modifying the core operating frequency via DVFS mechanisms, or by enabling/disabling the mapping of tasks to specific cores at selected execution points, depending on the internal status of the scheduler. Experimental results on an asymmetric SoC (Exynos 5422) and for a specific operation (Cholesky factorization) reveal gains up to 29% in terms of energy efficiency and considerable reductions in average power
dc.description.departmentDepto. de Arquitectura de Computadores y Automática
dc.description.facultyFac. de Informática
dc.description.refereedTRUE
dc.description.statuspub
dc.identifier.isbn978-1-5386-3250-5
dc.identifier.urihttps://hdl.handle.net/20.500.14352/101021
dc.language.isoeng
dc.page.final409
dc.page.initial402
dc.rightsAttribution-NonCommercial-ShareAlike 4.0 Internationalen
dc.rights.accessRightsopen access
dc.rights.urihttp://creativecommons.org/licenses/by-nc-sa/4.0/
dc.subject.ucmHardware
dc.subject.ucmProgramación de ordenadores (Informática)
dc.subject.unesco3304.06 Arquitectura de Ordenadores
dc.titleEnergy efficiency optimization of task-parallel codes on asymmetric architectures
dc.typeconference paper
dspace.entity.typePublication
relation.isAuthorOfPublicationb2616c88-d3da-43df-86cb-3ced1084f460
relation.isAuthorOfPublicatione1ed9960-37d5-4817-8e5c-4e0e392b4d66
relation.isAuthorOfPublication8cfc18ec-4816-404d-982d-21dc07318c07
relation.isAuthorOfPublication1356616c-9e69-4852-8415-62fd0b8e7cfc
relation.isAuthorOfPublication.latestForDiscoveryb2616c88-d3da-43df-86cb-3ced1084f460

Download

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
HPCS.pdf
Size:
312.88 KB
Format:
Adobe Portable Document Format

Collections