Energy efficiency optimization of task-parallel codes on asymmetric architectures
dc.conference.title | The 2017 International Conference on High Performance Computing & Simulation | |
dc.contributor.author | Igual, Francisco D. | |
dc.contributor.author | Costero Valero, Luis María | |
dc.contributor.author | Igual Peña, Francisco Daniel | |
dc.contributor.author | Olcoz Herrero, Katzalin | |
dc.contributor.author | Tirado Fernández, José Francisco | |
dc.date.accessioned | 2024-02-09T16:42:23Z | |
dc.date.available | 2024-02-09T16:42:23Z | |
dc.date.issued | 2017 | |
dc.description.abstract | We present a family of policies that, integrated within a runtime task scheduler (Nanox), pursue the goal of improving the energy efficiency of task-parallel executions with no intervention from the programmer. The proposed policies tackle the problem by modifying the core operating frequency via DVFS mechanisms, or by enabling/disabling the mapping of tasks to specific cores at selected execution points, depending on the internal status of the scheduler. Experimental results on an asymmetric SoC (Exynos 5422) and for a specific operation (Cholesky factorization) reveal gains up to 29% in terms of energy efficiency and considerable reductions in average power | |
dc.description.department | Depto. de Arquitectura de Computadores y Automática | |
dc.description.faculty | Fac. de Informática | |
dc.description.refereed | TRUE | |
dc.description.status | pub | |
dc.identifier.isbn | 978-1-5386-3250-5 | |
dc.identifier.uri | https://hdl.handle.net/20.500.14352/101021 | |
dc.language.iso | eng | |
dc.page.final | 409 | |
dc.page.initial | 402 | |
dc.rights | Attribution-NonCommercial-ShareAlike 4.0 International | en |
dc.rights.accessRights | open access | |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-sa/4.0/ | |
dc.subject.ucm | Hardware | |
dc.subject.ucm | Programación de ordenadores (Informática) | |
dc.subject.unesco | 3304.06 Arquitectura de Ordenadores | |
dc.title | Energy efficiency optimization of task-parallel codes on asymmetric architectures | |
dc.type | conference paper | |
dspace.entity.type | Publication | |
relation.isAuthorOfPublication | b2616c88-d3da-43df-86cb-3ced1084f460 | |
relation.isAuthorOfPublication | e1ed9960-37d5-4817-8e5c-4e0e392b4d66 | |
relation.isAuthorOfPublication | 8cfc18ec-4816-404d-982d-21dc07318c07 | |
relation.isAuthorOfPublication | 1356616c-9e69-4852-8415-62fd0b8e7cfc | |
relation.isAuthorOfPublication.latestForDiscovery | b2616c88-d3da-43df-86cb-3ced1084f460 |
Download
Original bundle
1 - 1 of 1