Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

Flexible and area-efficient Galois field Arithmetic Logic Unit for soft-core processors

dc.contributor.authorYao-Ming Kuo
dc.contributor.authorGarcía Herrero, Francisco Miguel
dc.contributor.authorRuano Ramos, Óscar
dc.contributor.authorMaestro De La Cuerda, Juan Antonio
dc.date.accessioned2024-11-06T16:30:25Z
dc.date.available2024-11-06T16:30:25Z
dc.date.issued2022
dc.description.abstractWith the rise of edge computing and the advancement of cryptography and error correction codes, portable device processors are demanded to increase their efficiency to run different applications and algorithms. To improve the performance of microprocessors, manufacturers add coprocessors or custom instructions to execute specific operations. Two essential contributions related to the customization of the instruction set are presented in this article. The first is the operator’s improvement for Galoid-field (GF) arithmetic, where the polynomial reduction module is fully programmable using a new zero-padding technique. The second is resource sharing between different operators within the microprocessor. This paper additionally describes two programmable and area-efficient GF arithmetic logic units for soft-core processors. The logic utilization is reduced from 16.67% to 37.00% for the combinational solution and 35.59% to 88.38% for the sequential solution, in ranges from 4 to 64 bits, running on a Kintex-7T field-programmable gate array (FPGA).
dc.description.agreementBanco Santander in the frame of the program “Contratos Predoctorales de Formación” of Antonio de Nebrija's University.
dc.description.departmentDepto. de Arquitectura de Computadores y Automática
dc.description.facultyFac. de Informática
dc.description.refereedTRUE
dc.description.statuspub
dc.identifier.doi10.1016/j.compeleceng.2022.107759
dc.identifier.urihttps://hdl.handle.net/20.500.14352/110139
dc.journal.titleComputers and Electrical Engineering
dc.language.isoeng
dc.publisherElsevier Ltd
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internationalen
dc.rights.accessRightsopen access
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/
dc.subject.ucmHardware
dc.subject.unesco33 Ciencias Tecnológicas
dc.titleFlexible and area-efficient Galois field Arithmetic Logic Unit for soft-core processors
dc.typejournal article
dc.type.hasVersionVoR
dc.volume.number99
dspace.entity.typePublication
relation.isAuthorOfPublicationf11bed53-ce63-4e0f-886b-efa01ae10113
relation.isAuthorOfPublication95187897-eab3-4024-bac1-7c08dba018b7
relation.isAuthorOfPublication2112fcdc-ac71-46d6-9857-a935bbcbca87
relation.isAuthorOfPublication.latestForDiscoveryf11bed53-ce63-4e0f-886b-efa01ae10113

Download

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Flexible_Galois_field_Arithmetic_Logic_Unit.pdf
Size:
1.73 MB
Format:
Adobe Portable Document Format

Collections