Aviso: para depositar documentos, por favor, inicia sesión e identifícate con tu cuenta de correo institucional de la UCM con el botón MI CUENTA UCM. No emplees la opción AUTENTICACIÓN CON CONTRASEÑA
 

Analysis of the reconfiguration latency and energy overheads for a Xilinx Virtex-5 FPGA

Loading...
Thumbnail Image

Full text at PDC

Publication date

2018

Advisors (or tutors)

Editors

Journal Title

Journal ISSN

Volume Title

Publisher

Institution of Engineering and Technology
Citations
Google Scholar

Citation

Abstract

In this paper we have evaluated the overhead and the tradeoffs of a set of components usually included in a system with run-time partial reconfiguration implemented on a Xilinx Virtex-5. Our analysis shows the benefits of including a scratchpad memory inside the reconfiguration controller in order to improve the efficiency of the reconfiguration process. We have designed a simple controller for this scratchpad that includes support for prefetching and caching in order to further reduce both the energy and latency overhead.

Research Projects

Organizational Units

Journal Issue

Description

Keywords

Collections